Synopsys Announces Source-Code License for SystemVerilog Verification Library

VMM Standard Library Enables Adoption of Techniques in the ARM-Synopsys Verification Methodology Manual (VMM) for SystemVerilog

MOUNTAIN VIEW, Calif., Sept. 21 /PRNewswire-FirstCall/ -- Synopsys, Inc. (NASDAQ: SNPS), a world leader in semiconductor design software, today announced the availability of the SystemVerilog source code for its implementation of the VMM Standard Library, a base-class library to accelerate the adoption of the SystemVerilog standard for verification. The VMM Standard Library is specified in the ARM-Synopsys book Verification Methodology Manual for SystemVerilog, announced by Springer Science + Business Media, Inc. today. The library enables users to adopt the advanced verification techniques and methodology advocated in the book more quickly and easily.

"By making their implementation of the VMM Standard Library available as source code, Synopsys is providing a jump-start to designers to use the verification techniques contained within the VMM for SystemVerilog," said Tim Holden, director, EDA relations, ARM. "This will enable our Partners to apply sophisticated SystemVerilog verification methodologies to their ARM(R) technology-based designs and will benefit other SoC designers in the electronics industry as a whole by offering a way of standardizing verification."

Synopsys' VCS(R) comprehensive RTL verification solution includes the object code for the VMM Standard Library. VCS customers may license the source code at no additional cost to gain insight into the implementation details. SystemVerilog Catalyst Program members may also license the VMM Standard Library source code at no additional cost to facilitate compatible methodology support for their EDA tools, verification IP and services. SystemVerilog Catalyst Program members can provide compiled, object-code versions of the library to their customers. Synopsys' implementation of the VMM Standard Library is based on IEEE P1800 SystemVerilog for easy tool interoperability, and has been extensively tested with the VCS solution.

"Making source-code to Synopsys' implementation of the VMM Standard Library available is a big step toward driving wide adoption of SystemVerilog," said Michael Garcia, design and verification methodology manager at Freescale Semiconductor. "This will enable a high degree of EDA tool interoperability, particularly with the advanced capabilities of SystemVerilog, thereby improving verification productivity and helping to achieve first-silicon success with even the most challenging chips."

"Synopsys has been on the leading edge of SystemVerilog from the very beginning, when our donations accelerated the development of the language's verification features," said Rich Goldman, vice president, Strategic Market Development at Synopsys. "We continue that leadership by co-authoring the VMM for SystemVerilog book with ARM and by making our implementation of the VMM Standard Library freely available to the industry."


VMM Standard Library object code is available today for VCS users. VMM Standard Library source code, which can be used with EDA tools compliant with IEEE P1800 SystemVerilog, is planned to be available for license at no additional charge by VCS users and SystemVerilog Catalyst members before the end of the year.

Synopsys Discovery Verification Platform

The Discovery(TM) Verification Platform is a unified environment that provides high performance and efficiency of interaction among all platform components, including mixed-HDL simulation, mixed-signal, system-level verification, assertions, DesignWare(R) verification intellectual property, code coverage, functional coverage, testbenches and formal analysis. Combined with support for industry-standard hardware design and verification languages, including Verilog, VHDL, SystemVerilog, SystemC(TM) and OpenVera(R) and Synopsys' proven Reference Verification Methodology, the Discovery Verification Platform helps designers achieve higher levels of verification productivity by contributing to first-time silicon success within required project cycles.

About the SystemVerilog Catalyst Program

Synopsys' SystemVerilog Catalyst Program promotes the development and use of EDA tools, verification IP and training services supporting the SystemVerilog standard for design and verification. Corporate members of the SystemVerilog Catalyst Program may gain access to Synopsys' design and verification tools including: VCS, HDL Compiler(TM), the front-end language compiler for Design Complier(R), and Leda(R) for the purposes of developing SystemVerilog-based tools, ensuring their interoperability and providing support for mutual customers.

About Synopsys

Synopsys, Inc. is a world leader in electronic design automation (EDA) software for semiconductor design. The company delivers technology-leading semiconductor design and verification platforms and IC manufacturing software products to the global electronics market, enabling the development and production of complex systems-on-chips (SoCs). Synopsys also provides intellectual property and design services to simplify the design process and accelerate time-to-market for its customers. Synopsys is headquartered in Mountain View, California and has offices in more than 60 locations throughout North America, Europe, Japan and Asia. Visit Synopsys online at .

NOTE: Synopsys, DesignWare, Design Compiler, Leda, OpenVera, and VCS are registered trademarks of Synopsys, Inc. Discovery and HDL Compiler are trademarks of Synopsys, Inc. ARM is a registered trademark of ARM Limited. "ARM" is used to represent ARM Holdings plc; its operating company ARM Limited; and the regional subsidiaries ARM INC.; ARM KK; ARM Korea Ltd.; ARM Taiwan; ARM France SAS; ARM Consulting (Shanghai) Co. Ltd.; ARM Belgium N.V.; AXYS Design Automation Inc.; AXYS GmbH; ARM Embedded Technologies Pvt. Ltd.; and ARM Physical IP, Inc. All other trademarks or registered trademarks mentioned in this release are the intellectual property of their respective owners.

     Renae Veiga
     Synopsys, Inc.
Email Contact

     Sarah Seifert
Email Contact

CONTACT: Renae Veiga of Synopsys, Inc., +1-650-584-1902, or
Email Contact; or Sarah Seifert of Edelman, +1-650-968-4033, or
Email Contact, for Synopsys, Inc.

Web site:


Review Article Be the first to review this article
Featured Video
More Editorial  
Test Development Engineer(Job Number: 17001697) for Global Foundaries at Santa Clara, CA
Lead Java Platform Engineer IOT-WEB for EDA Careers at San Francisco Area, CA
ASIC Design Engineer for Ambarella at Santa Clara, CA
Timing Design Engineer(Job Number: 17001757) for Global Foundaries at Santa Clara, CA
Senior FPGA Designer for Fidus Electronic Product Development at Fremont, CA
Verification Engineer for Ambarella at Santa Clara, CA
Upcoming Events
CDNLive Silicon Valley 2017 at Santa Clara Convention Center Santa Clara CA - Apr 11 - 12, 2017
10th Anniversary of Cyber-Physical Systems Week at Pittsburgh, PA, USA PA - Apr 18 - 21, 2017
DVCon 2017 China, April 19, 2017, Parkyard Hotel Shanghai, China at Parkyard Hotel Shanghai Shanghai China - Apr 19, 2017
Zuken Innovation World 2017 at Hilton Head Marriott Resort & Spa Hilton Head Island NC - Apr 24 - 26, 2017
S2C: FPGA Base prototyping- Download white paper

Internet Business Systems © 2017 Internet Business Systems, Inc.
595 Millich Dr., Suite 216, Campbell, CA 95008
+1 (408)-337-6870 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy Policy