Henderson, NV – March 11, 2013 – Aldec, Inc. announces the latest release of its mixed-language advanced verification platform, Riviera-PRO™ 2013.02. This release includes numerous enhancements, including visual debugging tools that improve the presentation of simulation results for increased overall verification efficiency. Riviera-PRO 2013.02 includes a Plot window supporting four different plot types to enable more efficient visualization of large data sets, as well as the ability to visualize and analyze relations between any objects within a design with no additional programming required.
The traditional approach to analyzing objects in an HDL design, based on digital waveforms, dataflows, memory, and hierarchical viewers, may not be optimal for all applications. For example, in a waveform signal values are represented with respect to time, allowing many parameters to be verified in a digital system. However, when large data sets are used or the correlation between non-linear values must be analyzed, engineers will often have too many screens of illegible alphanumeric data to review, losing precious time analyzing or investigating alternative methods to represent this data. For this reason, traditional tools might not be the most efficient debugging solution for data-intensive applications such as image processing, digital filtering, industrial control systems, telecommunication systems and certain embedded systems.
“A picture is worth a thousand words”, said Dmitry Melnik, Product Manager, Aldec Software Division. “Especially in engineering, data is most easily understood when graphed on plots. With the latest release of Riviera-PRO, we have further simplified the often daunting task of working though large debugging datasets. ”
To demonstrate how Plot Window can replace or complement common alphanumeric and waveform-based debugging tools, Aldec offers the Technical Article, Using Plots for HDL Debugging as a Powerful Alternative to Traditional Waveforms.
Additional New Features
Riviera-PRO 2013.02 also includes debugging features such as virtual expressions in the Waveform and conditional expression-based breakpoints. Virtual signal expressions allow observing relations between different signals without having to do any additional coding for debug purposes only. Conditional breakpoints have a wide array of applications; for example, a breakpoint could now be set up on certain instance(s) of a SystemVerilog class.
Aldec has finalized all the major implementations in VHDL 2008 and continues to offer industry-leading support for this language standard and blossoming OS-VVM community. Simulation performance is another topic that has always been a critical priority for Aldec R&D labs. With Riviera-PRO 2013.02, customers will see dramatic 1.5—2X improvement to gate-level netlist simulations and considerable speedup in regular Verilog/SystemVerilog and VHDL simulations.
Complete list of new features and enhancements:
“What’s New” presentation:
Riviera-PRO 2013.02 is available today. Download the latest release from http://www.aldec.com/downloads. Current customers with valid maintenance receive the release at no additional cost.
Aldec Inc., headquartered in Henderson, Nevada, is an industry leader in Electronic Design Verification and offers a patented technology suite including: RTL Design, RTL Simulators, Hardware-Assisted Verification, SoC and ASIC Prototyping, Design Rule Checking, IP Cores, DO-254 Functional Verification and Military/Aerospace solutions. www.aldec.com
Aldec is a registered trademark of Aldec, Inc. All other trademarks or registered trademarks are property of their respective owners.