Cadence Announces Availability of World's First DDR4 IP Solution

SAN JOSE, CA -- (MARKET WIRE) -- Apr 11, 2011 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced a comprehensive DDR4 solution that will enable SoC designers to take immediate advantage of the performance gains afforded by the emerging DDR4 memory standard. Having worked with hundreds of customers to integrate earlier generations of this important memory controller interface, Cadence and the newly acquired Denali team offer the proven, high-quality IP and sophisticated integration environment required to speed integration, reduce cost and ensure design manufacturability. The solution includes hard and soft PHY IP; controller IP; memory models; verification IP; tools and methodologies; and signal integrity reference designs for the package and board.

"Memory management IP is central to successfully delivering differentiated products, and the quality of the IP dramatically impacts the performance, power and signal integrity of the entire SoC and system," said Vishal Kapoor, vice president of the SoC Realization Group for Cadence. "Many designers are finding it increasingly challenging to design and integrate memory management IP onto their SoCs. As the only company to support its high quality IP with an integration environment spanning every aspect of design -- from silicon to package to board -- we dramatically lower the risk associated with realizing complex DDR4-based SoC designs."

The DDR4 specification, an evolutionary SDRAM memory technology standard currently under review at JEDEC, proposes speeds ranging from 1600 mega transfers per second (MT/s) up to 3200 MT/s, more than 50 percent faster than the current DDR3 standard. As the standard evolves to support higher frequencies and throughput, signal integrity, power and performance issues multiply. Successful IP integration hinges on both the quality of the IP and the sophistication of the integration environment. The Cadence integration environment enables customers to model and analyze their target memory topology, and verify the behavior of the IP at both the SoC and system levels.

The soft PHY and controller provide tremendous flexibility and can be synthesized to support the full range of frequencies and voltages. Designers can deliver either a pure DDR4 SoC, or combine DDR4 with other technologies like DDR3 or LPDDR2. The specification is expected to be finalized this year.

"We expect vendors, especially in the networking and enterprise markets, to begin designing equipment utilizing DDR4 in 2012," said Ganesh Ramamoorthy, principal research analyst, Gartner. "Since SoC designs start well in advance of system design, we believe the demand for DDR4 IP will begin from now on and grow strongly to reach peak demand by 2014."

Cadence Further Defines and Extends Its SoC Realization Strategy
As part of the announcement today, Cadence further detailed its SoC Realization strategy, a key tenet of the EDA360 vision outlined last year. SoCs require integrating IP solutions from three primary categories: memory and storage, interface, and compute.

Given the significant impact that memory controller IP has on the overall performance of the SoC and system, Cadence is expanding the in-house development of comprehensive memory and storage controller IP to ensure maximum robustness and performance. The company plans to continue Denali's tradition of developing high-quality IP in parallel with industry standards, giving customers the ability to be first-to-market with differentiated SoC solutions. The company also plans to support its IP with a comprehensive integration environment that is unparalleled in the industry.

For interface IP, Cadence will offer high-performance interface solutions, such as PCI Express Gen2 and Gen3, as well as Gibabit Ethernet (GbE), 10 GbE and 40 GbE solutions. The combined Denali and Cadence services team offers decades of design expertise, and will continue to deliver highly optimized, integrated IP solutions.

In the compute category, Cadence will continue to collaborate with leading IP providers to ensure it can support the compute needs of SoC designers. The group's primary focus will be on ensuring successful integration through advanced methodologies, tools and reference flows that take a holistic approach to SoC design and verification.

DDR4 controller IP, verification IP and memory models are available now, and supported by both Cadence and third party design tools and methodologies. A soft DDR4 PHY is expected to be available this quarter, while a hard PHY solution for 28-nm TSMC geometries is expected to be available by Q3 2011.

About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software and hardware, methodologies, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at

Cadence, Virtuoso and the Cadence logo are registered trademarks of Cadence Design Systems, Inc. in the United States and other countries. All other trademarks are the property of their respective owners.

Add to Digg Bookmark with Add to Newsvine

For more information, please contact:
Joany Draeger
Cadence Design Systems, Inc.

Email Contact 

Review Article Be the first to review this article

Featured Video
Peggy AycinenaWhat Would Joe Do?
by Peggy Aycinena
H-1B Visa: de Geus’ tragedy looms large
Peggy AycinenaIP Showcase
by Peggy Aycinena
IP for Cars: Lawsuits are like Sandstorms
More Editorial  
Technical Support Engineer for EDA Careers at Freemont, CA
Technical Support Engineer EU/Germany/UK for EDA Careers at N/A, United Kingdom
Staff Software Engineer - (170059) for brocade at San Jose, CA
Lead Java Platform Engineer IOT-WEB for EDA Careers at San Francisco Area, CA
ASIC/FPGA Design Engineer for Palo Alto Networks at Santa Clara, CA
Mechanical Designer/Engineer for Palo Alto Networks at Santa Clara, CA
Upcoming Events
Embedded Systems Conference ESC Boston 2017 at Boston Convention & Exhibition Center Boston MA - May 3 - 4, 2017
2017 GPU Tech Conference at San Jose McEnery Convention Center 150 West San Carlos Street San Jose CA - May 8 - 11, 2017
High Speed Digital Design and PCB Layout at 13727 460 Ct SE North Bend WA - May 9 - 11, 2017
Nanotech 2017 Conference & Expo at Gaylord National Hotel & Convention Center WA - May 14 - 17, 2017

Internet Business Systems © 2017 Internet Business Systems, Inc.
595 Millich Dr., Suite 216, Campbell, CA 95008
+1 (408)-337-6870 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy Policy