New multicore system-on-a-chip architecture from Texas Instruments to deliver 5X performance and simplified design for communications infrastructure equipment

BARCELONA, Spain, Feb. 15 — (PRNewswire) — MOBILE WORLD CONGRESS -- Texas Instruments Incorporated (TI) (NYSE: TXN) today unveiled a new System-on-a-Chip (SoC) architecture based on its multicore digital signal processors (DSPs) that integrates fixed and floating point capabilities in the industry's highest performing CPU.  Running at up to 1.2GHz and providing an engine with up to 256 GMACS and 128 GFLOPS, TI's new multicore SoCs deliver over five times the performance of existing solutions in the market and offer vendors a common platform to accelerate the development of infrastructure products such as wireless base stations, media gateways and video infrastructure equipment.  

"If TI delivers on its performance projections, it will clearly be raising the bar on performance for mainstream DSPs," said the respected technology analysis firm BDTI in its InsideDSP newsletter.  "TI's decision to focus more on providing a multicore programming development methodology and environment could give TI an ease-of-use edge over other DSP processor vendors."

Key features and benefits:

  • Multiple high-performance DSPs operating at up to 1.2GHz in an innovative SoC architecture;
  • Integrated fixed and floating point processing within each DSP core combining ease-of-use with unprecedented signal processing performance;
  • Robust suite of tools, application-specific software libraries and platform software enabling faster development cycles and more effective debug and analysis;
  • Five times the DMA capability and twice the memory per core of other SoCs ensuring robust application performance for customers;
  • Product family to include range of devices starting with four-core device for wireless base stations and eight-core device for media gateway and networking applications;
  • Direct communication between cores and memory access with TI's Multicore Navigator freeing peripheral access and unleashing multicore performance;
  • A 2 terabit per second on-chip switch fabric, TeraNet 2, providing high bandwidth and low latency interconnection of all of the SoC elements;
  • A Multicore Shared Memory Controller allowing faster on-chip and external memory access;
  • High-performance layer 1, layer 2 and network co-processors.

"Manufacturers of communications infrastructure equipment have very specific requirements for differentiating their products and innovating beyond a single portfolio.  It was clear to us that TI had the opportunity to introduce a new platform to customers with a 'smart design' approach that meets their needs for years to come," said Brian Glinsman, general manager of TI's communications infrastructure business. "With this new multicore architecture, we challenged ourselves to exceed Moore's Law by bucking the trend of simply linearly increasing the amount of cores on each platform; instead, we increased overall performance with significant enhancements to the DSP, a new breed of coprocessors, and reduced power consumption."

Availability

Products from the new multicore portfolio will begin sampling in the second half of 2010.

For more information please visit the links below:


About Texas Instruments

Texas Instruments (NYSE: TXN) helps customers solve problems and develop new electronics that make the world smarter, healthier, safer, greener and more fun. A global semiconductor company, TI innovates through design, sales and manufacturing operations in more than 30 countries.  For more information, go to www.ti.com.

Trademarks

All trademarks are the property of their respective owners.

SOURCE Texas Instruments Incorporated

Contact:
Texas Instruments Incorporated
Debbie Shemony of Texas Instruments
Phone: +1-301-515-6643
Email Contact
Tara Hanney of GolinHarris
Phone: +1-713-513-9561
Email Contact for Texas Instruments Incorporated (Please do not publish these numbers or e-mail addresses.)
Web: http://www.ti.com




Review Article Be the first to review this article
Downstream : Solutuions for Post processing PCB Designs

Aldec

Featured Video
Editorial
Peggy AycinenaWhat Would Joe Do?
by Peggy Aycinena
Fall Schedule: A Host of Must-attends
More Editorial  
Jobs
Senior Front-End RTL Design AE for EDA Careers at San Jose, CA
DDR 3-4-5 Developer with VIP for EDA Careers at San Jose, CA
Senior Methodology Automation Engineer for EDA Careers at San Jose, CA
Senior R&D Engineer...Timing Closure Specialist for EDA Careers at San Jose or Anywhere, CA
Proposal Support Coordinator for Keystone Aerial Surveys at Philadelphia, PA
Upcoming Events
11th International Conference on Verification and Evaluation of Computer and Communication Systems at 1455 DeMaisonneuve W. EV05.139 Montreal Quebec Canada - Aug 24 - 25, 2017
The Rise of Mechatronics at Dassault Systèmes San Diego 5005 Wateridge Vista Drive San Diego CA - Sep 12, 2017
The Rise of Mechatronics at Buca di Beppo - Pasadena 80 West Green Street Pasadena CA - Sep 13, 2017
DownStream: Solutions for Post Processing PCB Designs
S2C: FPGA Base prototyping- Download white paper
TrueCircuits: UltraPLL



Internet Business Systems © 2017 Internet Business Systems, Inc.
25 North 14th Steet, Suite 710, San Jose, CA 95112
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy Policy