MaxLinear Achieves Significant Area Savings and Turnaround Time Reduction Using Cadence Innovus Implementation System

SAN JOSE, Calif., March 10, 2015 — (PRNewswire) —  Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that MaxLinear, Inc. (NYSE: MXL) used the Cadence® Innovus Implementation System on a multi-million instance 28 nanometer chip, significantly improving both area and turnaround time. Leveraging the capacity and runtime advantage of the Innovus Implementation System, MaxLinear was able to move from a hierarchical methodology to a flat design flow, achieving 10 percent die-size area savings using a minimum number of metal layers. MaxLinear also reduced runtime from four-and-a-half days to just over a day when compared with its previous solution.

Cadence Logo.

The Innovus Implementation System provides high-quality placement optimization via the new GigaPlace placement engine, which enabled MaxLinear to implement multi-million cell blocks while realizing significant die-size area savings. In addition, Innovus Implementation System features core algorithms, including for placement, that have been enhanced with multi-threading to provide significant speedup on industry-standard hardware with 8 to 16 CPUs.

"Our products enable the reception of broadband data and video content, requiring high levels of performance, small silicon die-size, and rapid time to market," said Dr. Paolo Miliozzi, senior director, SOC Technology and Physical Design at MaxLinear. "Innovus Implementation System has provided us with unprecedented full-flow speed-up, so we can deliver reliable designs to market faster. Moving to a flat design flow using Innovus Implementation System enabled significant area gains while reducing the turnaround time to about a day."

"The Innovus Implementation System was designed to improve the overall productivity of physical design engineering teams, and we've seen many customers, including MaxLinear, improve both quality of results and turnaround time simultaneously," said Dr. Anirudh Devgan, senior vice president of the Digital and Signoff Group at Cadence. "Achieving die-size area savings and significantly faster runtime enabled reduced development costs for these large designs."

For more information on the Innovus Implementation System, the Cadence next-generation physical implementation solution, please visit http://www.cadence.com/news/innovus. Also, see today's related press release titled, "Cadence Introduces Innovus Implementation System, Delivering Best-in-Class Results with Up to 10X Reduction in Turnaround Time," at http://www.cadence.com/cadence/newsroom/press_releases/pages/pr.aspx?xml=031015_Innovus.

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry. More information about the company, its products and its services is available at http://www.cadence.com/.

© 2015 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence and the Cadence logo are registered trademarks and Innovus is a trademark of Cadence Design Systems, Inc. in the United States and other countries. All other trademarks are the property of their respective owners.

For more information, please contact:
Cadence Newsroom
408-944-7039
Email Contact

Logo - http://photos.prnewswire.com/prnh/20140102/SF39436LOGO

 

To view the original version on PR Newswire, visit: http://www.prnewswire.com/news-releases/maxlinear-achieves-significant-area-savings-and-turnaround-time-reduction-using-cadence-innovus-implementation-system-300047128.html

SOURCE Cadence Design Systems, Inc.

Contact:
Cadence Design Systems, Inc.
MaxLinear Inc.
Web: http://www.cadence.com




Review Article Be the first to review this article
CST: Webinar September 14, 2017

Synopsys: Custom Compiler

Featured Video
Editorial
Peggy AycinenaWhat Would Joe Do?
by Peggy Aycinena
Real Intent: Leveraging on Investments
More Editorial  
Jobs
Senior R&D Engineer...Timing Closure Specialist for EDA Careers at San Jose or Anywhere, CA
FPGA Engineer for Teradyne Inc at San Jose, CA
Technical Support Engineer EU/Germany/UK for EDA Careers at N/A, United Kingdom
Senior Front-End RTL Design AE for EDA Careers at San Jose, CA
Field Application Engineer for Teradyne Inc at San Jose, CA
Analog Hardware Engineer for Teradyne Inc at San Jose, CA
Upcoming Events
CODES+ISSS 2017, Oct 15-20, 2017, Lotte Hotel, Seoul, South Korea at Lotte Hotel Seoul Korea (North) - Oct 15 - 20, 2017
DVCon 2017 Europe, Oct 16 - 17, 2017, Munich, Germany at Holiday Inn Munich City Centre Munich Germany - Oct 16 - 17, 2017
11th International Symposium on Networks-on-Chip (NOCS 2017) at Seoul Korea (South) - Oct 19 - 20, 2017



Internet Business Systems © 2017 Internet Business Systems, Inc.
25 North 14th Steet, Suite 710, San Jose, CA 95112
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise