New Ultra-Efficient Processor Core for Low Power Applications

Andes' N7 Series now available to the US market

SANTA CLARA, Calif., April 17, 2013 — (PRNewswire) —  Andes Technology ( www.andestech.com), Asia's leading supplier of licensable processor cores, today announced their newest, ultra power-efficient 32-bit processor series: the AndesCore™ N7.  Codenamed "Hummingbird," due to its compact size and energy efficiency, this family of small cores is derived from 8-years research by Andes' Taiwan-based team.  Customer applications include embedded processing devices that require low energy consumption, such as controllers for touchscreen, storage, hand-held devices, sensors, and for network connectivity applications like IoT (Internet-of-Things).

Andes' President, Frankwell Lin, commented, "The N7 was created for SOC designs that have performance constrained by ultra-low energy consumption and a small size.  By implementing our latest AndeStar™ V3m architecture in a 2-stage pipeline, the N7 is the most power-efficient member of the Andes family.  As with all of our IP cores, N7 is fully supported by the an integrated GCC tools environment and comes with complete software development environment and libraries to increase productivity and reduce cost."

In terms of efficiency, the N7 delivers an impressive 108 DMIPS/mW, which is 30% higher than products from other suppliers.  It also incorporates new mechanisms that provide for acceleration of applications that utilize higher latency flash memory which improve memory access efficiency while leveraging the processor's performance and power.  The size of the AndesCore™ N7 can be as small as 12K gates. This makes it an ideal alternative to 8051 and other 8-bit processor cores, while delivering the programmability benefits of a 32-bit processor solution.

"Power efficiency is the new battleground," observed Linley Gwennap, principal analyst of The Linley Group.  "By squeezing the most performance out of a very low power budget, Andes Hummingbird CPU enables some interesting new applications."

The N7 is being demonstrated in Linley Tech Mobile Conference on Apr 17th at Hyatt Regency Hotel, Santa Clara and at the GSA Silicon Summit on Apr 18th at Computer History Museum, Mountain View.  For more information about the AndesCore™ N7 Series or any of our other low-power, high-performance IP cores and subsystems, please refer to www.andestech.com or contact us at Email Contact.

SOURCE Andes Technology

Contact:
Andes Technology
Janine Hsu
Phone: +886-3-6668300, ext. 614
Email Contact
Web: http://www.andestech.com




Review Article Be the first to review this article

Aldec Simulator Evaluate Now

Featured Video
Jobs
Design Verification Engineer for Cirrus Logic, Inc. at Austin, TX
Senior Formal FAE Location OPEN for EDA Careers at San Jose or Anywhere, CA
Senior DSP Firmware Engineer for Cirrus Logic, Inc. at Austin, TX
Principal PIC Hardware Controls Engineer for Infinera Corp at Sunnyvale, CA
RF IC Design Engineering Manager for Intel at Santa Clara, CA
Applications Engineer for intersil at Palm Bay, FL
Upcoming Events
Essentials of Electronic Technology: A Crash Course at Columbia MD - Jan 16 - 18, 2018
Essentials of Digital Technology at MD - Feb 13 - 14, 2018
IPC APEX EXPO 2018 at San Diego Convention Center San Diego CA - Feb 24 - 1, 2018
CST: Webinar series



Internet Business Systems © 2017 Internet Business Systems, Inc.
25 North 14th Steet, Suite 710, San Jose, CA 95112
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise