Andes Technology Adopts Cadence Digital Front-End Low-Power Flow

SAN JOSE, CA and TAIPEI, TAIWAN -- (MARKET WIRE) -- Aug 30, 2010 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced that Andes Technology, a Taiwanese provider of high-performance, low-power 32-bit processor IP and SoC platforms, has adopted the Cadence® digital front-end low-power design flow. The flow, based on the Common Power Format (CPF), deploys Cadence synthesis, simulation and formal verification technology. It enables Andes to provide its customers a scalable and configurable low-power management framework that blends hardware and software solutions for sophisticated power domain partitions and power scaling schemes.

"Providing low-power products is essential to any company determined to be a serious competitor in embedded system applications," said James Lai, associate vice president of Andes. "Teaming with Cadence, we were able to shorten the development cycles for our SoC platform IP products implementing the AndesCool™ low-power management feature, built on top of the CPF design and verification flows. By integrating CPF into our AndesCool framework, we are now getting ready to provide our customers a robust and flexible reference solution to help them hit their low-power targets efficiently and consistently."

The Cadence approach to low-power design is based on a single, consistent notion of power intent that is pervasive through design, verification and analysis, and is production proven with hundreds of advanced low-power tapeouts. The Cadence CPF flow provides Andes an efficient path to initiate the development of its AndesCool low-power management framework. The flow provides an integrated power-intent specification throughout the entire ASIC design flow that has helped shorten Andes' development cycle dramatically by removing replicated integration and verification efforts throughout the development stages. It also has saved Andes time by reducing design respins caused by the lack of power intent specifications in the old methodology.

The Cadence technology adopted by Andes includes Encounter RTL Compiler, Encounter® Conformal® Low Power and Incisive® Enterprise Simulator.

"Andes' adoption of the Cadence low-power flow not only helped the company achieve its aggressive power goals for its SoC platform IP, but will enable Andes to help its customers enhance development effectiveness, too," said Pete Hardee, product marketing director at Cadence. "Andes' approach is a great example of living the EDA360 vision as companies turn to solutions that pan Silicon, SoC and System Realization to gain a competitive edge."

About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software and hardware, methodologies, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.

Cadence, Encounter, Conformal, Incisive and the Cadence logo are registered trademarks of Cadence Design Systems, Inc., in the USA and other countries. All other marks and names are the property of their respective owners.

Add to Digg Bookmark with del.icio.us Add to Newsvine

For more information, please contact:
Dean Solov
Cadence Design Systems, Inc.
408-944-7226

Email Contact 





Review Article Be the first to review this article
Featured Video
Editorial
Peggy AycinenaWhat Would Joe Do?
by Peggy Aycinena
Qualcomm’s Lu Dai: Energetic leadership for Accellera
More Editorial  
Jobs
Sr. Staff Design SSD ASIC Engineer for Toshiba America Electronic Components. Inc. at San Jose, CA
SOC Logic Design Engineer for Global Foundaries at Santa Clara, CA
Principal Engineer FPGA Design for Intevac at Santa Clara, CA
Development Engineer-WEB SKILLS +++ for EDA Careers at North Valley, CA
Technical Support Engineer for EDA Careers at Freemont, CA
Upcoming Events
IoT Summit 2017 at Great America ballroom, Santa Clara Convention Center Santa Clara CA - Mar 16 - 17, 2017
SNUG Silicon Valley 2017 at Santa Clara Convention Center Santa Clara CA - Mar 22 - 23, 2017
CDNLive Silicon Valley 2017 at Santa Clara Convention Center Santa Clara CA - Apr 11 - 12, 2017
10th Anniversary of Cyber-Physical Systems Week at Pittsburgh, PA, USA PA - Apr 18 - 21, 2017



Internet Business Systems © 2017 Internet Business Systems, Inc.
595 Millich Dr., Suite 216, Campbell, CA 95008
+1 (408)-337-6870 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy Policy