Yamaha Tapes Out Their Latest Graphics LSI Chip with Synopsys Design Compiler Graphical

Eliminates Iterations Between Synthesis and Place and Route to Predictably Meet Performance and Time-to-Market Goals

MOUNTAIN VIEW, Calif., Feb. 9 — (PRNewswire) — Synopsys, Inc. (Nasdaq: SNPS), a world leader in software and IP for semiconductor design, verification and manufacturing, today announced that Yamaha, a leading provider of mobile audio and Graphics LSI chip products, achieved their aggressive performance targets ahead of schedule with Design Compiler® Graphical and successfully taped out their latest Graphics LSI chip. Traditionally, time-consuming iterations between synthesis and place-and-route have been performed due to routing congestion issues identified by the backend design teams late in the design. Design Compiler Graphical predicts and removes routing congestion early in the design flow during RTL synthesis generating a better starting point for physical implementation, speeding up place and route and eliminating lengthy design iterations. In line with these successes, Yamaha has also expanded its business relationship with Synopsys to establish Synopsys as its primary EDA partner.

"In the past, lack of visibility into routing congestion during synthesis often led to iterations between our RTL designers and backend design teams," said Akira Usui, department manager, Semiconductor Division at Yamaha. "By utilizing Design Compiler Graphical's congestion optimization on our latest Graphics LSI chip, we were able to remove congestion upfront and meet our aggressive timing targets much faster, reducing design time by several weeks."

Designers worldwide have achieved rapid design closure using DC Ultra™ topographical technology to ensure tight timing, area and power correlation with IC Compiler physical implementation. Design Compiler Graphical extends topographical technology to accurately predict routing congestion; it provides reports and visualization to detect congestion hot-spots.  Additionally, Design Compiler Graphical employs synthesis optimization techniques to reduce routing congestion, thereby creating a better starting point for physical design.

"In order to stay competitive, our customers must bring innovative products to market quickly and cost effectively," said Bijan Kiani, vice president, product marketing at Synopsys.  "Yamaha's success with Design Compiler Graphical demonstrates the tool's effectiveness in delivering a more predictable design flow and reducing overall design time."

Under a new multi-year agreement, Yamaha has consolidated on Synopsys' Galaxy™ Implementation and Discovery™ Verification Platforms for its digital and custom design flows. The deepened relationship gives Yamaha extended access to Synopsys' comprehensive EDA portfolio for developing current and future generations of audio and amusement devices.

"It is important for us to align with partners that share our commitment to creating innovative semiconductor products as cost-effectively as possible, and over the years Synopsys has demonstrated this commitment," added Usui. "By selecting Synopsys as our primary EDA partner, we can make further enhancements to our design efficiency while addressing our diverse design needs across both digital and analog domains."

About Synopsys

Synopsys, Inc. (Nasdaq: SNPS) is a world leader in electronic design automation (EDA), supplying the global electronics market with the software, intellectual property (IP) and services used in semiconductor design, verification and manufacturing. Synopsys' comprehensive, integrated portfolio of implementation, verification, IP, manufacturing and field-programmable gate array (FPGA) solutions helps address the key challenges designers and manufacturers face today, such as power and yield management, software-to-silicon verification and time-to-results. These technology-leading solutions help give Synopsys customers a competitive edge in bringing the best products to market quickly while reducing costs and schedule risk. Synopsys is headquartered in Mountain View, California, and has more than 65 offices located throughout North America, Europe, Japan, Asia and India. Visit Synopsys online at http://www.synopsys.com.

Synopsys, DC Ultra, Design Compiler, Discovery, and Galaxy are registered trademarks or trademarks of Synopsys, Inc. Any other trademarks or registered trademarks mentioned in this release are the intellectual property of their respective owners.



Editorial Contacts:

Sheryl Gulizia

Synopsys, Inc.

650-584-8635

Email Contact


Lisa Gillette-Martin

MCA, Inc.

650-968-8900 ext. 115

Email Contact



SOURCE Synopsys, Inc.

Contact:
Synopsys, Inc.
Yamaha
Sheryl Gulizia of Synopsys, Inc.
Phone: +1-650-584-8635
Email Contact
Lisa Gillette-Martin of MCA, Inc.
Phone: +1-650-968-8900, ext. 115
Email Contact for Synopsys, Inc.
Web: http://www.synopsys.com




Review Article Be the first to review this article
CST: Webinar November 9, 2017

Aldec

Featured Video
Editorial
Peggy AycinenaWhat Would Joe Do?
by Peggy Aycinena
Teklatech: Work smart, Not hard
More Editorial  
Jobs
Technical Support Engineer EU/Germany/UK for EDA Careers at N/A, United Kingdom
Senior Front-End RTL Design AE for EDA Careers at San Jose, CA
Senior R&D Engineer...Timing Closure Specialist for EDA Careers at San Jose or Anywhere, CA
Upcoming Events
ARM TechCon 2017 at Santa Clara Convention Center Santa Clara CA - Oct 24 - 26, 2017
MIPI DevCon Bangalore 2017 at The Leela Palace Bengaluru India - Oct 27, 2017
The 2017 International Test Conference at Fort Worth Convention Center Fort Worth TX - Oct 31 - 2, 2017
MIPI DevCon Hsinchu City 2017 at Sheraton Hsinchu Hotel Taiwan - Oct 31, 2017
CST: Webinar series



Internet Business Systems © 2017 Internet Business Systems, Inc.
25 North 14th Steet, Suite 710, San Jose, CA 95112
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise