Intilop delivers on Altera FPGAs, their 7th Gen. industry first, Full TCP, UDP & IGMP Hardware Accelerator System with Dual 10G ports for all Hyper Performance Networking Systems

This 7th generation subsystem provides unprecedented functionality of all 4 complex protocols; TCP, UDP, IGMP & ARP in a single core. It is an offshoot of their 1024 Session Core that uses internal FPGA memory only, exhibits receive latency of 77 nanoseconds with 97% TCP throughput, providing 8x - 20x advantage over the legacy Software TCP stack.

MILPITAS, Calif., Aug. 7, 2015 — (PRNewswire) —  Intilop, Inc., a pioneer, most respected and recognized leader in providing Ultra-Low latency and Hyper Performance Complex Networking Protocol Accelerators like Full TCP and UDP & Mega IP Cores, Systems and Solutions since 2009, delivers their highly optimized version of Dual 10G bit, up to 1K Concurrent-TCP, UDP & IGMP Hardware Accelerator Pre-Ported and tested on Altera Stratix V FPGA platforms. This subsystem with 10G TCP, UDP & IGMP Accelerators (Full Offload Engines) implements 2 through one thousand Simultaneous TCP Connections without requiring any external DDR and unlimited continuous connections. Addition of IGMP-V3/V2 acceleration to their 6-Year-Network-Hardened TCP & UDP cores, allows clients to join up to 256 Multicast groups while running UDP and TCP offload on both Ports simultaneously.  It delivers Bandwidth of more than 1.1 Gigabyte/sec per port regardless of number of simultaneous or active TCP Sessions. In addition, it delivers the same Hyper Performance with same Ultra-low latency and Zero Jitter irrespective of number of active connections from 1 - 1024. A demo showing Thousands of TCP Servers and TCP Clients Sending and receiving TCP connection traffic is available upon request. An earlier version of the 16K Session TOE/UOE was demoed in SC14 in New Orleans, LA, November 17 – 20, 2014.


This deployment-ready, pre-verified FPGA system solution provides networking OEMs Ultra-low-latency and Hyper-performance for all networking equipment segments that have to process TCP, UDP and IGMP Protocols. Available in Altera/Quartus 14.x tool chain. Now clients can take advantage of this unprecedented power and performance at line rate, which is orders of magnitude faster than processing in TCP, UDP & IGMP in software stack, irrespective of whether the stack is running on host CPU or a CPU on a plugged in NIC. Specifically, these TCP & UDP Accelerators are targeted towards the next generation of Cloud Computing, Data Center, Network Security, Telecomm and all other Hyper Performance Network Computing server appliances in government and private enterprise system applications. The FPGA platform offers an 'Out of the box' working TCP, UDP and IGMP hardware stacks with unprecedented functionality, ultra small core size, high performance and flexibility. The Full TCP core runs without any CPU involvement through all stages of TCP transactions, including; ARP, connection set up, data transfer, tcp-retries and connection tear down.  The TCP connections maintain the same high throughput and low latency/processing times regardless of number of simultaneous connections in progress. It also implements It is truly a full TCP/UDP/IGMP accelerator that runs without any involvement from the host or local CPU/software, besides the basic setup in the beginning and the end. This is a vast difference compared with other TCP Accelerator ASICs on various NICs that implement partial TCP or UDP Offloads and suffer major performance degradation when handling just 10-20 simultaneous TCP/UDP Sessions, not to speak of hundreds or thousands of simultaneous TCP connections.

In addition, the whole SOC subsystem containing EMAC & TOE, UOE & IGMP which only takes up less than 30K Altera ALMs and 1000 block RAMs. The previous gen core that implements 16K TCP and UDP Sessions integrates a DDR3 interface and requires an external DDR. Clients will be able to utilize FPGAs technology from Xilinx and Altera to get all of the benefits of TCP hardware acceleration. A complete FPGA board/development Kit is delivered with pretested TOE/UOE & EMAC and PHY subsystem, which allows customers to start using the TOE/UOE core right out of the box. A 'Super simple' FIFO based User interface allows customers to also integrate their value add logic in a very short time. It is expected to hasten the adaption of this technology in the vast array of next generation network connected devices.

Their previous 6 generations of Full TCP Accelerators provide up to 256 and 16384 simultaneous TCP Connections and have been available on most FPGA boards/platforms.

As a pioneer, Intilop was the first company to deliver a series of Full TCP Offload Engines on FPGAs in 2009. Their sub 100 ns latency MAC+TOE&UOE are considered a 'Gold Standard' by the industry experts.The latency barrier of 100 nanoseconds and throughput of more than 1 G byte/s per port had been set by them since their first 10G Series of TCP engines in 2011. And now the same performance metrics are provided across all Thousand Simultaneous TCP Sessions.

The highly deterministic performance, reliable and proven ultra-low latency, coupled with customizability offered by the 10G TOE is being effectively applied to gain wire-speed competitive edge by all Networking Equipment makers.

Customers now have a larger variety of cutting edge TCP offload products from Intilop to choose from, when they want to move up in the nanosecond league from the microsecond league. By utilizing the full benefits of pivotal 10G TOE technologies they can confidently exceed their challenging network performance objectives.

The TOE's Patent pending architecture is highly scalable, customizable and adaptable without compromising the low latency and performance. Intilop's product-line solutions are available in flexible FPGA/ASIC/SoC technologies which can easily accommodate diverse set of Networking System Design specifications.

Working out of the box solutions with Choice of Cores implementing 16K, 8K, 1K, 256 and 32 Concurrent TCP/UDP Sessions and IGMP V3/V2 is available now at:



About Intilop: Intilop is a developer, provider, a recognized leader and pioneer in advanced networking silicon IP and system solutions, custom hardware solutions, SoC/ASIC/FPGA integrator and total system solutions provider for Networking, Network Security, storage and Embedded Systems.

Pricing and product info contact: Email Contact     Email Contact
Intilop Corporation. 830 N Hillview Drive. Milpitas, CA 95035.  PH: 408-791-6700

To view the original version on PR Newswire, visit:

SOURCE Intilop


Review Article Be the first to review this article
 True Circuits: IOT PLL

Featured Video
More Editorial  
Design Verification Engineer for intersil at Morrisville, NC
Principle Electronic Design Engr for Cypress Semiconductor at San Jose, CA
ASIC Hardware Engineer for BAE Systems Intelligence & Security at Arlington, VA
Senior Formal FAE Location OPEN for EDA Careers at San Jose or Anywhere, CA
Applications Engineer for intersil at Palm Bay, FL
Upcoming Events
Essentials of Digital Technology at MD - Feb 13 - 14, 2018
IPC APEX EXPO 2018 at San Diego Convention Center San Diego CA - Feb 24 - 1, 2018
DVCon US 2018 at Double Tree Hotel San Jose CA - Feb 26 - 1, 2018
5th EAI International Conference on Big data and Cloud Computing Challenges at Vandalur, Kelambakkam high road chennai Tamil Nadu India - Mar 8 - 9, 2018
TrueCircuits: IoTPLL

Internet Business Systems © 2018 Internet Business Systems, Inc.
25 North 14th Steet, Suite 710, San Jose, CA 95112
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise