UltraSoC and Cadence’s Tensilica Division collaborate to deliver universal debug for heterogeneous multicore SoCs

CAMBRIDGE, UK, and SAN JOSE, CA – UltraSoC and  Cadence Design Systems, Inc. (NASDAQ:CDNS) today announced that they have collaborated to provide support for the Cadence® Tensilica® Xtensa® family of processors within UltraSoC’s UltraDebug® universal SoC debug solution.

Xtensa technology enables the system architect to create power-efficient, high-performance processors and DSPs customized to the exact needs of their design. This, in turn, allows the creation of SoCs in which key tasks are offloaded from the host processor to multiple heterogeneous Xtensa processors, delivering outstanding overall performance and power consumption figures. To learn more about the Tensilica Xtensa configurable processor – and the wide range of market-leading, ready-to-use audio, vision, and communications DSPs built on the Xtensa optimization platform –  visit: http://www.cadence.com/news/Xtensa.

UltraDebug is designed to speed pre- and post-silicon debugging in exactly these environments, allowing the designer to “bake in” an on-chip debug infrastructure that is tailored to the specific requirements of their system design. It enables holistic debugging of system software running on chips that incorporate multiple, heterogeneous functional units, as well as custom logic designed in-house.

Xtensa processors are the latest CPU family to be supported within UltraDebug, which already includes direct support for other common processor cores.

“UltraSoC has innovative technology when it comes to SoC debug,” said Chris Jones, product marketing group director of the Tensilica division of the IP Group at Cadence.  “Their technology helps designers to create competitive products quickly and we’re looking forward to working together to solve the SoC debug challenge, which we believe is one of the challenges facing the semiconductor industry today.”

Rupert Baines, CEO, UltraSoC, commented: “Xtensa processors are a proven route to efficient, high-performance SoCs. Today’s application processors are not optimized to handle the vast range of tasks required in today’s advanced consumer products – in particular datapath processing. Xtensa technology provides a solution to that problem, offloading tasks from the host processor and creating highly optimized multicore SoCs.  We’re very much in tune with this vision of the SoC, and delighted to be working with an industry-leader like Cadence to make it happen.”

Initial results of the UltraSoC / Cadence collaboration were demonstrated at the 52nd Design Automation Conference (DAC) in June 2015. A short video of the demo, showing simultaneous debugging of multiple processor cores,  can be viewed here.  The IP will be available for integration and tapeout in early Q3 2015.




Review Article Be the first to review this article
Downstreamtech.com

EMA:

Featured Video
Editorial
Peggy AycinenaWhat Would Joe Do?
by Peggy Aycinena
Retail Therapy: Jump starting Black Friday
Peggy AycinenaIP Showcase
by Peggy Aycinena
REUSE 2016: Addressing the Four Freedoms
More Editorial  
Jobs
Development Engineer-WEB SKILLS +++ for EDA Careers at North Valley, CA
ACCOUNT MANAGER MUNICH GERMANY EU for EDA Careers at MUNICH, Germany
Principal Circuit Design Engineer for Rambus at Sunnyvale, CA
FAE FIELD APPLICATIONS SAN DIEGO for EDA Careers at San Diego, CA
AE-APPS SUPPORT/TMM for EDA Careers at San Jose-SOCAL-AZ, CA
Manager, Field Applications Engineering for Real Intent at Sunnyvale, CA
Upcoming Events
2016 IEEE International Electron Devices Meeting at Hilton San Francisco Union Square 333 O’Farrell Street San Francisco CA - Dec 3 - 7, 2016
Zuken Innovation World 2017, April 24 - 26, 2017, Hilton Head Marriott Resort & Spa in Hilton Head Island, SC at Hilton Head Marriott Resort & Spa Hilton Head Island NC - Apr 24 - 26, 2017
DownStream: Solutions for Post Processing PCB Designs
Verific: SystemVerilog & VHDL Parsers



Internet Business Systems © 2016 Internet Business Systems, Inc.
595 Millich Dr., Suite 216, Campbell, CA 95008
+1 (408)-337-6870 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy Policy