Realtek Accelerates System-on-Chip Verification with Cadence Palladium XP Platform

SAN JOSE, Calif., Aug. 3, 2015 — (PRNewswire) — Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that Realtek Semiconductor Corp. utilized the Cadence® Palladium® XP platform to accelerate the successful development and verification of a recent system-on-chip (SoC) design. With the Palladium XP platform, Realtek achieved up to 250X faster acceleration versus its previous methodology and was able to improve quality by executing system simulations six months before the silicon was available.

Cadence Logo.

Due to the integrated nature of the Cadence System Development Suite, Realtek was able to save time by reusing over 90 percent of its simulation environment setup for Cadence Incisive® Enterprise Simulator on the Palladium XP platform, along with its previous emulation environment. Additionally, the power analysis capability of the Palladium XP platform, along with the ability to test software loads on the emulated system before silicon was available, allowed Realtek to optimize system-level power prior to silicon availability to within five percent of the SoC's actual power measurements in-silicon.

"Our customers demand exceptional product quality," said Realtek Vice President and Spokesman, Yee-Wei Huang. "Leveraging the combination of the Cadence Incisive and Palladium verification platforms in the System Development Suite significantly improved our verification productivity and ultimately led to increased product quality."

The Palladium XP platform, which is part of the Cadence System Development Suite, is a high-performance, special-purpose verification computing platform that unifies best-in-class simulation acceleration and emulation capabilities in a single environment. For more information on the Palladium XP platform, visit http://www.cadence.com/news/pxp.

About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.

© 2015 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, Incisive, Palladium and the Cadence logo are registered trademarks of Cadence Design Systems, Inc. in the United States and other countries. All other trademarks are the property of their respective owners.

For more information, please contact:
Cadence Newsroom
408-944-7039
Email Contact

Logo - http://photos.prnewswire.com/prnh/20140102/SF39436LOGO

To view the original version on PR Newswire, visit: http://www.prnewswire.com/news-releases/realtek-accelerates-system-on-chip-verification-with-cadence-palladium-xp-platform-300122228.html

SOURCE Cadence Design Systems, Inc.

Contact:
Cadence Design Systems, Inc.
Web: http://www.cadence.com




Review Article Be the first to review this article
Downstream : Solutuions for Post processing PCB Designs

Featured Video
Editorial
Peggy AycinenaWhat Would Joe Do?
by Peggy Aycinena
ICScape: At the Junction of Math & CS, EDA & IP
Peggy AycinenaIP Showcase
by Peggy Aycinena
Arm Momentum: Segars embraces exciting times
More Editorial  
Jobs
Technical Support Engineer EU/Germany/UK for EDA Careers at N/A, Germany
REVISED***Director Product Line RF/IC for EDA Careers at San Jose, CA
Senior SW Developer for EDA Careers at San Jose, CA
Upcoming Events
“Empowering Leadership with WIT and WISDOM” at SEMI 673 South Milpitas Blvd. Milpitas CA - Nov 28, 2017
Artificial Intelligence and Convolution Neural Networks Discussion at San Jose State University Student Union Theater San Jose CA - Dec 4, 2017
Silicon Valley's Only Comprehensive Embedded Systems Conference at San Jose Convention Center 150 W. San Carlos St. San Jose CA - Dec 5 - 7, 2017
Oski Technology’s Decoding Formal Club Meeting at The Conference Center San Jose CA - Dec 7, 2017
Verific: SystemVerilog & VHDL Parsers
TrueCircuits: IoTPLL



Internet Business Systems © 2017 Internet Business Systems, Inc.
25 North 14th Steet, Suite 710, San Jose, CA 95112
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise