Xilinx Highlights All Programmable Packet Processing Solutions for Next Generation Smarter Networks at Linley Processor Conference 2013

SAN JOSE, Calif., Oct. 9, 2013 — (PRNewswire) —  Xilinx, Inc. (NASDAQ: XLNX) will highlight its All Programmable packet processing solutions for next-generation Smarter Networks at the Linley Processor Conference, October 16-17, in Santa Clara, CA. Xilinx technology experts will present and demonstrate solutions that enable full line card data path services.  Xilinx packet processing solutions empower system developers to shorten design cycles, while meeting rapidly changing connectivity standards, targeting the growing ASIC and ASSP gaps for next-generation Smarter Networks.

Xilinx Participation at Linley Processor Conference 2013

  • Presentation by Mark Gustlin, Principal System Architect
    "Enabling Data Path Services via Multidimensional Programmable Solutions"
    This presentation will discuss next-generation line card requirements for power-to-performance optimized solutions and unified data-path services that scale to multi-hundred gigabits-per-second. The presentation will provide details on the Xilinx unified packet processing methodology for delivering Xilinx's network optimized SmartCORE™ IP solutions that employ All Programmable devices directly in the data path of a line card. This complete solution encompasses front panel interfaces, packet parsing, integrated search and packet editing, and hierarchical traffic management.
  • Technical Demonstration
    Programmable Data Path Processor Solution – Demonstration showcases full interface line rate running on a Xilinx Virtex®-7 All Programmable FPGA. The dynamically re-programmable packet processor SmartCORE IP enables hitless in-service program updates at a speed of 150 million packets per second without service interruptions.
  • Technical Showcase
    Technical Showcase #1 - This demonstration showcases a Virtex-7 All Programmable FPGA line card with granular per flow traffic manager running at 80Gbps line rate – parameterized TM architecture with dynamic control of shaping, policing and congestion control based upon Xilinx SmartCORE IP.
    Technical Showcase #2 - Based upon Xilinx SmartCORE IP, this demonstration showcases a Zynq®-7000 All Programmable SoC implementation of a standalone 12-tuple search engine enabling OpenFlow classification with extended programmable packet processing search depth and throughput capabilities and scalability across interface line rates.

About Xilinx
Xilinx is the world's leading provider of All Programmable FPGAs, SoCs and 3D ICs. These industry-leading devices are coupled with a next-generation design environment and IP to serve a broad range of customer needs, from programmable logic to programmable systems integration. For more information, visit www.xilinx.com.

#1346

#AAB852

© Copyright 2013 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.

Xilinx
Silvia E. Gianelli
(408) 626-4328
Email Contact

SOURCE Xilinx, Inc.

Contact:
Xilinx, Inc.
Linley Processor Conference
Web: http://www.xilinx.com




Review Article Be the first to review this article

Featured Video
Editorial
Peggy AycinenaWhat Would Joe Do?
by Peggy Aycinena
H-1B Visa: de Geus’ tragedy looms large
Peggy AycinenaIP Showcase
by Peggy Aycinena
IP for Cars: Lawsuits are like Sandstorms
More Editorial  
Jobs
Mechanical Designer/Engineer for Palo Alto Networks at Santa Clara, CA
Staff Software Engineer - (170059) for brocade at San Jose, CA
Technical Support Engineer EU/Germany/UK for EDA Careers at N/A, United Kingdom
Lead Java Platform Engineer IOT-WEB for EDA Careers at San Francisco Area, CA
ASIC/FPGA Design Engineer for Palo Alto Networks at Santa Clara, CA
Technical Support Engineer for EDA Careers at Freemont, CA
Upcoming Events
Embedded Systems Conference ESC Boston 2017 at Boston Convention & Exhibition Center Boston MA - May 3 - 4, 2017
2017 GPU Tech Conference at San Jose McEnery Convention Center 150 West San Carlos Street San Jose CA - May 8 - 11, 2017
High Speed Digital Design and PCB Layout at 13727 460 Ct SE North Bend WA - May 9 - 11, 2017
Nanotech 2017 Conference & Expo at Gaylord National Hotel & Convention Center WA - May 14 - 17, 2017
DAC2017



Internet Business Systems © 2017 Internet Business Systems, Inc.
595 Millich Dr., Suite 216, Campbell, CA 95008
+1 (408)-337-6870 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy Policy