Verific Design Automation Selected to Support Blue Pearl Software Suite

ALAMEDA, CA -- (MARKET WIRE) -- Feb 16, 2012 -- Verific Design Automation, supplier of industry-standard, IEEE-compliant SystemVerilog and VHDL front-end solutions, has been selected by Blue Pearl Software to support its Blue Pearl Software Suite.

The Blue Pearl Software Suite is register transfer level (RTL) analysis software used by field programmable gate array (FPGA) and application specific integrated circuit (ASIC) designers. Verific's SystemVerilog and VHDL parsers and RTL elaborator have been integrated with Blue Pearl's leading-edge software used for comprehensive RTL analysis, clock-domain crossing checks (CDCs) and automatic Synopsys Design Constraints (SDC) constraint generation. This announcement corresponds to Blue Pearl Software's introduction today of version 6.0 of its software suite.

"It was logical to us to choose Verific Design Automation for the 6.0 version of the Blue Pearl Software Suite since Verific is an instantly recognizable brand-name provider of Verilog, SystemVerilog and VHDL parsers," remarks Scott Aron Bloom, Blue Pearl's director of product development. "Design teams applauded us when we selected Verific as the front-end for our Blue Pearl Software Suite."

"Blue Pearl Software wisely determined that building and supporting in-house parsers for Verilog, SystemVerilog and VHDL is simply not cost-effective and can be counterproductive," affirms Michiel Ligthart, Verific's chief operating officer. "Blue Pearl's differentiator is its ability to create and verify timing constraints and that is what its development team is focusing on. This is a sound decision and the correct one for Blue Pearl customers."

The Blue Pearl Software Suite automates design analysis, CDC checking and Synopsys Design Constraints (SDC) creation, visualization and validation, giving users immediate feedback through powerful visualization techniques for validating automatically generated timing constraints.

Since its founding in 1999, Verific's software has served as the front end to a wide range of EDA and FPGA tools for analysis, simulation, verification, synthesis, emulation and test of register transfer level (RTL) designs. Additionally, Verific recently announced availability of its UPF parser, now part of the Verific Parser Platform. Verific's software is distributed as C++ source code and compiles on all 32- and 64-bit Unix, Linux and Windows operating systems.

About Blue Pearl Software
Blue Pearl Software, Inc. provides next-generation electronic design automation (EDA) software that uses new and innovative technology to reduce design flow iterations and increase designer productivity early in the digital design flow. The Blue Pearl Software Suite checks register transfer level (RTL) designs for functional errors and automatically generates comprehensive and accurate Synopsys Design Constraints (SDC) that improve quality of results (QoR) and reduce FPGA and ASIC design risks.

Visit Blue Pearl Software at http://www.bluepearlsoftware.com.

About Verific Design Automation
Verific Design Automation, with offices in Alameda, Calif., and Kolkata, India, provides de facto standard front-end solutions supporting SystemVerilog, Verilog and VHDL design. Verific's software is used worldwide by the EDA and semiconductor community in synthesis, simulation, formal verification, emulation, debugging, virtual prototyping, and design-for-test applications, which combined have shipped more than 40,000 copies. Corporate headquarters is located at: 1516 Oak Street, Suite 115, Alameda, Calif. 94501. Telephone: (510) 522-1555. Facsimile number: (510) 522-1553. Email: Email Contact. Website: www.verific.com.

Verific Design Automation acknowledges trademarks or registered trademarks of other organizations for their respective products and services.

For more information, contact:
Nanette Collins 
Public Relations for Verific 
(617) 437-1822

Email Contact  





Review Article Be the first to review this article
Downstream : Solutuions for Post processing PCB Designs


Featured Video
Editorial
Peggy AycinenaWhat Would Joe Do?
by Peggy Aycinena
H-1B Visa: de Geus’ tragedy looms large
Peggy AycinenaIP Showcase
by Peggy Aycinena
IP for Cars: Lawsuits are like Sandstorms
More Editorial  
Jobs
Mechanical Designer/Engineer for Palo Alto Networks at Santa Clara, CA
Technical Support Engineer for EDA Careers at Freemont, CA
Lead Java Platform Engineer IOT-WEB for EDA Careers at San Francisco Area, CA
ASIC/FPGA Design Engineer for Palo Alto Networks at Santa Clara, CA
Technical Support Engineer EU/Germany/UK for EDA Careers at N/A, United Kingdom
Staff Software Engineer - (170059) for brocade at San Jose, CA
Upcoming Events
Embedded Systems Conference ESC Boston 2017 at Boston Convention & Exhibition Center Boston MA - May 3 - 4, 2017
2017 GPU Tech Conference at San Jose McEnery Convention Center 150 West San Carlos Street San Jose CA - May 8 - 11, 2017
High Speed Digital Design and PCB Layout at 13727 460 Ct SE North Bend WA - May 9 - 11, 2017
Nanotech 2017 Conference & Expo at Gaylord National Hotel & Convention Center WA - May 14 - 17, 2017
Verific: SystemVerilog & VHDL Parsers
DAC2017



Internet Business Systems © 2017 Internet Business Systems, Inc.
595 Millich Dr., Suite 216, Campbell, CA 95008
+1 (408)-337-6870 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy Policy