Altera Rolls Out New, Easy-To-Use Arria V Early Power Estimator Tool

Designers Can Submit Their Estimate to Win an Arria V Starter Development Kit and More

SAN JOSE, Calif., Sept. 7, 2011 — (PRNewswire) — Altera Corporation (NASDAQ: ALTR) today announced its new Arria® V PowerPlay Early Power Estimator (EPE) tool in conjunction with the "How Low Can You Go with Arria V FPGAs?" drawing. The Arria V EPE allows designers to quickly and accurately evaluate a system's power consumption, thereby accelerating development time and meeting power budgets. U.S. system designers can enter to win the grand prize of an Arria V FPGA Development Kit, or biweekly drawings for a BeMicro Development Kit or an Altera® polo shirt just by submitting an Arria V EPE estimate spreadsheet by December 19, 2011. See the drawing rules for eligibility, conditions and submission instructions. This drawing is valid only to residents of the continental United States.

(Logo: http://photos.prnewswire.com/prnh/20101012/SF78952LOGO)

The Arria V EPE estimates current draw and power consumption, which can be modeled based on the real system's operating conditions, board type profiles and cooling techniques. The tool outputs not only the total power consumption, but also the power used by each set of elements in the FPGA, the static power, current consumed by each power rail, the junction temperature, and the theta JA, representing the thermal efficiency of the FPGA.

By trying out the easy-to-use Arria V EPE, system designers can determine just how low their power can go using Arria V FPGAs. To start, users download the Arria V EPE and input the design parameters such as logic, clock frequency and I/Os. The tool then will quickly estimate the power requirements the proposed design will consume. This estimate allows designers to accurately evaluate the power consumption savings that can be achieved using Arria V FPGAs. In addition, designers can see how Altera used the Arria V EPE to benchmark power consumption and get tips on how to model a design at the Arria V FPGA Power Wiki.

Arria V FPGAs deliver the lowest total power for midrange applications with an optimized balance between power, performance and price, based on Altera's tailored approach to the 28-nm device portfolio. This approach meets customers' unique design requirements because a one-size-fits-all approach does not work for increasingly complex designs. Altera's 28LP process provides the ability to have the lowest static power for midrange FPGAs and receive high system performance from a fast FPGA fabric, fast I/Os and fast transceiver data rates. The Arria V architecture has been tailored to maintain current performance while providing a huge power savings.

About Altera

Altera programmable solutions enable system and semiconductor companies to rapidly and cost-effectively innovate, differentiate and win in their markets. Find out more about Altera's FPGA, CPLD and ASIC devices at www.altera.com. Follow Altera via Facebook, RSS and Twitter.

ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/legal.

Editor Contact:
Sarah Adams-Kiddy
Altera Corporation
(408) 544-6934
Email Contact

SOURCE Altera Corporation

Contact:
Altera Corporation
Web: http://www.altera.com




Review Article Be the first to review this article

EMA:

Featured Video
Editorial
Peggy AycinenaWhat Would Joe Do?
by Peggy Aycinena
Retail Therapy: Jump starting Black Friday
Peggy AycinenaIP Showcase
by Peggy Aycinena
REUSE 2016: Addressing the Four Freedoms
More Editorial  
Jobs
Manager, Field Applications Engineering for Real Intent at Sunnyvale, CA
AE-APPS SUPPORT/TMM for EDA Careers at San Jose-SOCAL-AZ, CA
Principal Circuit Design Engineer for Rambus at Sunnyvale, CA
ACCOUNT MANAGER MUNICH GERMANY EU for EDA Careers at MUNICH, Germany
Development Engineer-WEB SKILLS +++ for EDA Careers at North Valley, CA
FAE FIELD APPLICATIONS SAN DIEGO for EDA Careers at San Diego, CA
Upcoming Events
Zuken Innovation World 2017, April 24 - 26, 2017, Hilton Head Marriott Resort & Spa in Hilton Head Island, SC at Hilton Head Marriott Resort & Spa Hilton Head Island NC - Apr 24 - 26, 2017
CST Webinar Series



Internet Business Systems © 2016 Internet Business Systems, Inc.
595 Millich Dr., Suite 216, Campbell, CA 95008
+1 (408)-337-6870 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy Policy