Included in the IP Base Suite—FREE with Quartus® II Subscription Edition software
The QDRII SRAM Controller MegaCore® function provides an easy-to-use interface to QDRII SRAM and QDRII+ SRAM modules. The QDRII SRAM controller ensures that the placement and timing are in line with QDRII specifications. The QDRII SRAM controller’s local interface is compatible with the Altera® Avalon® Memory-Mapped interface, for easy integration into SOPC builder.
The QDRII SRAM Controller MegaCore functions optimized for Altera Stratix® series FPGAs. The advanced features available in these devices allow you to interface directly to QDRII SRAM devices.
The IP Toolbench-generated example design instantiates a phase-locked loop (PLL), an optional delay-locked loop (for Stratix II FPGAs only), an example driver, and your QDRII SRAM Controller custom variation. The example design is a fully-functional example design that can be simulated, synthesized, and used in hardware. The example driver is a self-test module that issues read and write commands to the controller and checks the read data to produce the pass/fail and test complete signals. You can replace the QDRII SRAM controller encrypted control logic in the example design with your own custom logic, which allows you to use the Altera clear-text resynchronization and pipeline logic and datapath with your own control logic.
This design example implements an 18–bit wide, 400-MHz or 1600-Mbps memory interface on the Stratix III EP3SL150F1152C2 device. Although the design example is specifically for the QDRII+ SRAM memory interface with a Stratix III FPGA, the design flow is the same when using a QDRII SRAM for the memory interface with a Stratix IV FPGA.
Use the Altera OpenCore Plus Evaluation flow to test drive this MegaCore function.
Typical expected performance and utilization figures for this MegaCore function are provided in the QDRII SRAM Controller MegaCore Function User Guide (PDF).
Altera awards the I-Tested certification to MegaCore functions or Altera Megafunctions Partners Program (AMPPSM) IP cores that have been verified in an Altera FPGA on an evaluation board with the ASSPs, hardware components, or test equipment necessary to ensure interoperability according to the relevant protocols.
For more information, see MegaCore Verification in the QDRII SRAM Controller MegaCore Function User Guide (PDF).
For technical support on this MegaCore function, please visit the Altera mySupport online issue tracking system. You may also search for related topics on this function in the Altera Knowledge Database.