Deprecated: Using ${var} in strings is deprecated, use {$var} instead in /www/www10/htdocs/nbc/articles/view_weekly.php on line 750

Deprecated: Using ${var} in strings is deprecated, use {$var} instead in /www/www10/htdocs/nbc/articles/config.inc.php on line 369

Deprecated: Using ${var} in strings is deprecated, use {$var} instead in /www/www10/htdocs/nbc/articles/config.inc.php on line 392

Deprecated: Using ${var} in strings is deprecated, use {$var} instead in /www/www10/htdocs/nbc/articles/config.inc.php on line 369

Deprecated: Using ${var} in strings is deprecated, use {$var} instead in /www/www10/htdocs/nbc/articles/config.inc.php on line 392

Warning: Cannot modify header information - headers already sent by (output started at /www/www10/htdocs/nbc/articles/view_weekly.php:750) in /www/www_com/htdocs/html.inc.php on line 229

Warning: Cannot modify header information - headers already sent by (output started at /www/www10/htdocs/nbc/articles/view_weekly.php:750) in /www/www_com/htdocs/html.inc.php on line 230

Warning: Cannot modify header information - headers already sent by (output started at /www/www10/htdocs/nbc/articles/view_weekly.php:750) in /www/www_com/htdocs/html.inc.php on line 237

Warning: Cannot modify header information - headers already sent by (output started at /www/www10/htdocs/nbc/articles/view_weekly.php:750) in /www/www_com/htdocs/html.inc.php on line 239

Warning: Cannot modify header information - headers already sent by (output started at /www/www10/htdocs/nbc/articles/view_weekly.php:750) in /www/www_com/htdocs/html.inc.php on line 240

Warning: Cannot modify header information - headers already sent by (output started at /www/www10/htdocs/nbc/articles/view_weekly.php:750) in /www/www_com/htdocs/html.inc.php on line 241
EDA Week in Review - May 13, 2002
Warning: Undefined variable $module in /www/www10/htdocs/nbc/articles/view_weekly.php on line 623
[ Back ]   [ More News ]   [ Home ]
May 13, 2002
EDA Week in Review

Warning: Undefined variable $vote in /www/www10/htdocs/nbc/articles/view_weekly.php on line 732
Please note that contributed articles, blog entries, and comments posted on EDACafe.com are the views and opinion of the author and do not necessarily represent the views and opinions of the management and staff of Internet Business Systems and its subsidiary web-sites.
Ann Steffora - Contributing Editor


by Ann Steffora - Contributing Editor
Posted anew every four weeks or so, the EDA WEEKLY delivers to its readers information concerning the latest happenings in the EDA industry, covering vendors, products, finances and new developments. Frequently, feature articles on selected public or private EDA companies are presented. Brought to you by EDACafe.com. If we miss a story or subject that you feel deserves to be included, or you just want to suggest a future topic, please contact us! Questions? Feedback? Click here. Thank you!


Warning: Undefined variable $module in /www/www10/htdocs/nbc/articles/view_weekly.php on line 843

Warning: Undefined array key "upload_with_nude_flag" in /www/www_com/htdocs/get_weekly_feature_ad.inc.php on line 69
Simplex and Sequence drop patent infringement lawsuit;
Marie R. Pistilli Women in EDA Achievement Award Winner Announced


The week ended nicely with Simplex Solutions, Inc. and Sequence Design, Inc. completing a final settlement, including product integration plans and cross-licensing agreements pursuant to the terms of the binding memorandum of understanding (March 12, 2002), pertaining to the patent infringement suit brought by Sequence against Simplex in August, 2001. As a result of the settlement and licensing agreement, the U.S. District Court in Oakland, Calif. issued a final order of dismissal.
Earlier in the week, Ann Marie Rincon, senior technical staff member at IBM Microelectronics in Burlington, Vt., is this year's winner of the Marie R. Pistilli Women in EDA Achievement Award. The announcement was made today by Jan Willis, chair of Workshop for Women in Design Automation (WWINDA) and vice president of business development at Simplex Solutions.
The award was named for the former organizer of the Design Automation Conference (DAC) Marie R. Pistilli and is presented annually to the individual who has visibly helped advance women in EDA.
"While there were many deserving and impressive candidates this year, Ann Marie Rincon's nomination stood out from the others," noted Willis. "She is a beacon of success for women seeking to build their careers on the technical track, having combined a string of technical accomplishments with strong customer relationships and industry service."
Chris King, CEO of AMI Semiconductor, nominated Rincon and concurred, "Ann Rincon has achieved pioneering accomplishments in the design community, while balancing her professional career, family, and self. Her creativity, technical strength, determination and strong work ethic have made her a change agent at IBM and in the design industry."
Rincon is recognized as a worldwide expert on ASIC design methodology, and led the development of IBM's system-on-chip (SOC) design methodology.
She was a key member of the team that defined IBM's original equipment manufacturer design methodology for high-density, high-performance ASICs. The initiative created a system for integrating IBM's chip-design technology with industry-standard software and design methods used by the EDA design community.
Rincon has filed nine patents and holds a B.S. degree in mathematics and computer science from St. Joseph's College in Rensselaer, Ind. She is an author of the Wiley Encyclopedia of Electrical and Electronics Engineering.
Rincon will receive the award during WWINDA, scheduled for Monday, June 10, from 2 p.m. - 4 p.m. at the Ernest N. Morial Convention Center in New Orleans.
Cadence Design Systems, Inc. and Credence Systems Corp. teamed to create a comprehensive technology alliance, the purpose of which being to create unique design-to-production test solutions based on an open architecture that will enable customers to manage their test-methods portfolio across the supply chain, dramatically accelerating overall time-to-market and reducing total cost-of-test, the companies said.
As the complexity of system-on-chip (SoC) and other advanced integrated circuits (ICs) have drastically increased, the total cost-of-test has risen correspondingly, Cadence and Credence explained, with as much as 75 percent of the total test costs, including test program development, simulation, characterization, debug and training, now being in non-capital equipment costs. Credence and Cadence said they plan to enable major improvements in the design-to-production test flow for tomorrow's most advanced semiconductor devices by integrating test requirements into the design process and providing open, industry-standard solutions to migrate those test parameters into the engineering validation and production test environments.
Initially, the companies will integrate industry-leading software solutions to offer a test validation environment for the IC design-for-test (DFT) engineer through the Cadence sales channel. Verification design tools (NC-Sim) from Cadence when combined with test automation and debug tools (Digital Virtual Test/Test Development Series) from Credence's subsidiary, Integrated Measurement Systems, Inc. (IMS), will create a streamlined design-to-production test flow, encompassing design implementation, test validation/debug, cyclization, and test program development. Under the agreement, both Cadence and IMS will dedicate engineering resources to provide support to the alliance.
Magma Design Automation, Inc. announced that Intersil has licensed Magma's Blast Fusion and Blast Noise software for digital IC design. Intersil said it selected Blast Fusion and Blast Noise after completing several successful benchmarks, including an ARM946E-S core. With Magma's software, Intersil said it was able to increase the speed, minimize the area and reduce the implementation time of the ARM core. Intersil said it plans to use Magma products for its next-generation 0.13-micron digital and SOC design methodology, which is mainly ARM core based.
Synopsys Inc. will cut its stake in Artisan Components to 4.32 percent from 6.48 percent, a U.S. regulatory filing showed on Tuesday. Artisan Components, said in the shelf filing with the U.S. Securities and Exchange Commission that Synopsys would be periodically selling 362,500 common shares. (A shelf filing lets a company sell securities from time to time in one or more separate offerings in amounts, at prices and on terms to be determined at the time of sale.)
Synopsys acquired the shares as part-payment when Artisan bought some of its assets in January 2001 and will receive all the proceeds from the stock sale, the SEC document said.
Virage Logic Corp. said that it plans to acquire In-Chip Systems, Inc., a privately held provider of logic platforms for SOC applications. The addition of In-Chip's technology to Virage Logic's family of SOC products will strengthen the company's leading position in the semiconductor intellectual property (SIP) market, especially for high-volume consumer applications, the companies said. In-Chip is valued at less than $20 million and is expected to close later this month.
In-Chip said its products are used by companies such as Agere, Epson, Fujitsu, Motorola, NEC, Sony, Oki, Toshiba, and Yamaha to cost-effectively improve their time-to-market and increase chip yields in the development of sophisticated high-volume SOCs for a variety of applications, including consumer products such as cell phones and two of the leading video game systems.
Verplex Systems, Inc. reported that Texas Instruments Incorporated (TI) now supports Conformal Logic Equivalence Checker (LEC) for formal verification in its ASIC flow. Four libraries have been qualified for usage with LEC in the TI ASIC flow.
Conformal LEC combines speed, performance, capacity and ease of use for the rapid and reliable formal verification of block or full-chip designs, Verplex explained. It compares register transfer level (RTL) code to flattened or hierarchical netlists for multi-million gate designs in minutes or hours, instead of days or weeks required by comparable tools.
Avant! Corp. reported that Silicon Motion Inc. has selected the Astro solution, Avant!'s physical design closure tool for large, ultra-deep-submicron (UDSM) SOC designs. As part of the SinglePass-SoC solution, Avant! said Astro provides rapid design closure of key design parameters for multi-million-gate SoC designs at 0.13-microns and below.
Axis Systems Inc. said that WIS Technologies has purchased the Xcite simulation acceleration system to verify the company's next-generation multimedia compression processors. WIS Technologies is a pioneer in the development of hardware and software solutions for the multimedia communications market, the company said. Using Axis Systems' Xcite, WIS Technologies said it verified the complex design of its new single-chip MPEG-4 streaming media encoder, which combines multiple video input formats with data compression, more than 500 times faster than software simulators.
Monterey Design Systems announced the formation of a cooperative university partnership program and that Carnegie Mellon University (CMU) has been named as a charter member.
Under the terms of the partnership, 30 licenses of the Monterey System-Driven Physical Design solution will be used in the course, which currently holds 20 students per semester. Similar courses are being prepared at other universities as part of a collaborative effort with CMU.
Prolific also announced an education program called the Prolific Research and Education Program. The program enables students to learn how to design standard cells using the same products that worldwide semiconductor companies use in their production standard cell design flows.
Charter members of the Prolific Education and Research Program include University of California, Berkeley; University of California, Santa Cruz; University of Tennessee, Knoxville; University of Michigan; Tokyo University; and University of Mannheim, Germany.
Averant, Inc. reported that Solidify, its functional verification product, has been put into production use by more than 27 companies worldwide. Averant's customers include leading companies designing ICs, ASICs, and FPGAs for telecommunication, networking, and data processing applications, such as Cisco Systems, Compaq Computer, Nvidia, UltimateTV, Lucent, Hitachi and Fujitsu.
Apache Design Solutions has appointed Andrew Yang, Ph.D., an EDA entrepreneur and angel investor, to the position of chief executive officer of the company. Dr. Yang co-founded Apache in March 2001 with Dr. Shen Lin and Dr. Norman Chang to develop solutions for the physical design integrity problems that plague subwavelength chip designs in the consumer, communications, networking and semiconductor markets. The company also said that the physical design integrity tool suite that it is developing will include solutions for power, timing, and I/O integrity, and will be interoperable with all commercially available physical design tools at the early stage of the design flow.
Concept Engineering released SpiceVision, a new interactive visualization tool that helps chip designers debug and analyze SPICE circuits and models and fits into any EDA environment where SPICE design files are used to verify circuit behavior. SpiceVision produces clean, easy-to-read transistor-level schematics from complex SPICE descriptions, reducing the design and debug time for engineers who work at the SPICE netlist level. SpiceVision is a unique tool that can take SPICE descriptions and provide intuitive design navigation, schematic views, and design documentation, the company said.
Icinergy Software released version 3 of SOCarchitect, an integrated physical design, analysis and optimization environment that allows designers to quickly capture the earliest possible physical representation of a complex ASIC or SOC, and use the model to drive downstream flows. This global view of the design helps uncover fundamental design flaws when they are easiest to fix - well before RTL coding begins, Icinergy claims.
SOCarchitect release 3 introduces significant new timing analysis capabilities that improve visibility and predictability throughout the synthesis and place-and-route flow. Built-in timing analysis creates an accurate picture of chip-level timing to guide the synthesis process. A compact, high-capacity database allows users to maintain a consistent model of the design right from concept through to GDSII. The new release also includes a number of user-customizable "wizards" that simplify repetitive design tasks, plus support for rectilinear regions.
SOCarchitect's new hierarchical timing budgeting algorithm extracts path information from the tool's virtual router to accurately predict delay through global routes. Designers can hence predict whether the design will meet timing closure, and can tune the architecture to reduce downstream iteration, the company said.
Nassda Corp. launched LEXSIM, a full-chip circuit-level simulator designed for post-layout verification of large ICs. LEXSIM is the first EDA tool able to simulate the nanometer effects of both the power network and signal interconnects for complex ICs with millions of transistors, Nassda asserted. By enabling semiconductor designers to identify and correct nanometer design problems during verification, LEXSIM can help create chips that work successfully at first silicon. Early silicon success provides a significant competitive advantage to semiconductor companies by reducing time to market and permitting a faster ramp to volume production.
Agilent Technologies Inc. introduced an RF extension to the BSIM4 Modeling Package for deep sub-micron CMOS devices used in wireless and wireline communication products, resulting in a complete DC-to-RF modeling solution. The RF extraction module, now included within the open Integrated Circuit Characterization and Analysis Program (IC-CAP) modeling software, enables highly accurate simulation of RF CMOS devices and reduces overall design time, Agilent said. The module is an update to the Agilent 85194K BSIM4 Modeling Package, a modeling solution for CMOS devices with ultra-short channel lengths that are below 0.18 microns.
Palo Alto based Q Design Automation reported that Sun Microsystems, Inc. has completed a volume licensing agreement of Q Design's Qtrek-Migrate and Qtrek-Create IC layout optimization software. Sun said it plans to use Q Design's products for migrating and optimizing existing custom IC layout to next generation processes including standard-cells, memories, caches, datapaths and control blocks.
Europe Technologies (ET) and Verisity, Ltd. announced that ET has selected Verisity's e verification language and the Specman Elite testbench automation tool for intellectual property (IP) reuse. ET is a fabless company in France that is developing SOC products for the consumer, automotive and industrial markets. ET said it selected the e language for protocol verification of IP compliance to standard protocols like USB, Ethernet and the AMBA bus. ET said it will use the e language and Specman Elite to verify and debug all new IPs developed by ET in order to improve the design quality of ET products.
Tality Corp. has appointed Mike Malone as senior VP of the company's newly formed Integrated Circuit (IC) division, which includes Tality's digital, analog and mixed signal IC design and IP offerings.
Prior to joining the company, Malone spent fourteen years with Motorola. His last post was as VP and GM within Motorola's cellular infrastructure business. During his tenure, he held numerous executive positions in sales, marketing and strategic development. Malone began his career with GTE as an engineer, later serving in project management and general management roles.
Altera Corp. released its Excalibur solutions pack, which includes development tools, debugging solutions, and operating system support for embedded systems designs. The solutions pack provides embedded software designers with access to Altera utilities and third-party applications for building system-on-a-programmable-chip (SOPC) designs with Altera's embedded processor solutions, Altera said. The Excalibur solutions pack ships as a set of CD-ROMs to all registered Excalibur developers using the Excalibur EPXA10 Development Kit. The Excalibur solutions pack includes Altera's Excalibur utilities and resources CD-ROM, which contains utilities, reference designs, OpenCore Plus evaluation IP cores, application notes, reference documents, and the Excalibur stripe simulator (ESS), as well as demo and evaluation versions of leading third-party development tools.
The Virtual Component Exchange (VCX) announced that Actel Corp. has expanded its IP offerings available on the VCX TradeFloor. By bolstering the core portfolio listed on its trading platform, VCX said it expands its IP offering to a global community that uses dedicated Actel IP cores in FPGA designs.
Also today, the VCX Exchange announced that Actel has become a member of its PLD Licensing Development Working Group. Actel has already begun actively participating in the Working Group, in order to further the group's goal of standardizing and simplifying the licensing of IP cores for FPGAs, the companies reported.
Novilit, Inc. was awarded in March a patent by the United States Patent Office. Patent number 6,356,950 was assigned to Novilit for its method for processing a data signal that accepts protocol specifications. Unlike traditional, general-purpose EDA software, Novilit has developed a software-based development environment for communications protocols. To be unveiled next month, AnyWare will accelerate the engineering design cycle for embedding protocols in ASICs, FPGAs, network processing units (NPUs), and DSPs.
InnoLogic Systems, Inc. introduced of Rev 5.0 of its ESP-CV equivalence checker. The two new main feature enhancements of the product revision include CKT, which applies formal verification at the circuit level and COV, which reports coverage holes that occur during the equivalence checking process. The two new product enhancements, which are available as upgrade options, provide better usability of ESP-CV and better and more thorough information resulting from the equivalence checking process.
InnoLogic also reported that it has received major customer endorsements from VIA Technologies, nVIDIA and Sun Microsystems. All three companies said they used InnoLogic Systems' ESP-CV equivalence checker to verify and debug specific, critical elements within their designs. With ESP-CV, the three companies said they achieved higher functional coverage and reduced the amount of time required to verify certain elements within their designs including multi-million transistor memory blocks. .ESP-CV verifies that two different design representations, such as Verilog behavioral models and transistor level views, are functionally equivalent. When differences are found, ESP-CV produces a set of binary vectors that can then be used for debug.



You can find the full EDACafe.com event calendar here.

To read more news, click here.


-- Ann Steffora, EDACafe.com Contributing Editor.